Abstract
In this study, we compare the electrical properties of MOS capacitors fabricated on different surface morphologies. Comparing a standard, low-roughness (<1nm), surface with one with a roughness of ~40nm, characterized by big macrosteps and large terraces. We compared the two surfaces for different thermal oxide thicknesses, ranging from dOx = 3.6 nm to dOx = 32 nm. The extracted interface state traps (Dit) shows a small, but systematic, decrease of ~10-15 % for the samples with macrosteps. Show more
Permanent link
https://doi.org/10.3929/ethz-b-000225540Publication status
publishedExternal links
Journal / series
Materials Science ForumVolume
Pages / Article No.
Publisher
Trans Tech PublicationsEvent
Subject
liquid silicon; CVD; faceting; macrosteps; step bunching; capacitors; interface state trapsOrganisational unit
09480 - Grossner, Ulrike / Grossner, Ulrike
More
Show all metadata
ETH Bibliography
yes
Altmetrics