
Open access
Date
2013Type
- Conference Paper
ETH Bibliography
no
Altmetrics
Abstract
This paper compares two implementations of reconfigurable and high-throughput turbo decoders. The first implementation is optimized for an NVIDIA Kepler graphics processing unit (GPU), whereas the second implementation is for an Intel Ivy Bridge processor. Both implementations support max-log-MAP and log-MAP turbo decoding algorithms, various code rates, different interleaver types, and all block-lengths, as specified by HSPA; and LTE-Advanced. In order to ensure a fair comparison between both implementations, we perform device-specific optimizations to improve the decoding throughput and error-rate performance. Our results show that the Intel Ivy Bridge processor implementation achieves up to 2× higher decoding throughput than our GPU implementation. In addition our CPU implementation requires roughly 4× fewer codewords to be processed in parallel to achieve its peak throughput. Show more
Permanent link
https://doi.org/10.3929/ethz-b-000455233Publication status
publishedExternal links
Editor
Book title
2013 Asilomar Conference on Signals, Systems and ComputersPages / Article No.
Publisher
IEEEEvent
Organisational unit
09695 - Studer, Christoph / Studer, Christoph
More
Show all metadata
ETH Bibliography
no
Altmetrics