Indirection Stream Semantic Register Architecture for Efficient Sparse-Dense Linear Algebra
Metadata only
Date
2021-02Type
- Conference Paper
Abstract
Sparse-dense linear algebra is crucial in many domains, but challenging to handle efficiently on CPUs, GPUs, and accelerators alike; multiplications with sparse formats like CSR and CSF require indirect memory lookups. In this work, we enhance a memory-streaming RISC-V ISA extension to accelerate sparse-dense products through streaming indirection. We present efficient dot, matrix-vector, and matrix-matrix product kernels using our hardware, enabling single-core FPU utilizations of up to 80% and speedups of up to 7.2x over an optimized baseline without extensions. A matrix-vector implementation on a multi-core cluster is up to 5.8x faster and 2.7x more energy-efficient with our kernels than an optimized baseline. We propose further uses for our indirection hardware, such as scatter-gather operations and codebook decoding, and compare our work to state-of-the-art CPU, GPU, and accelerator approaches, measuring a 2.8x higher peak FP64 utilization in CSR matrix-vector multiplication than a GTX 1080 Ti GPU running a cuSPARSE kernel. Show more
Publication status
publishedExternal links
Book title
Proceedings of the 2021 Design, Automation & Test in Europe (DATE 2021)Pages / Article No.
Publisher
IEEEEvent
Subject
Computer architecture; Hardware acceleration; Linear algebra; Sparse computation; Sparse tensorsOrganisational unit
03996 - Benini, Luca / Benini, Luca
03950 - Hoefler, Torsten / Hoefler, Torsten
Notes
Conference lecture held on February 4, 2021.More
Show all metadata