A 330μW 1.25ps 400fs-INL vernier time-to-digital converter with 2D reconfigurable spiral arbiter array and 2nd-order ΔΣ linearization
Metadata only
Date
2017Type
- Conference Paper
ETH Bibliography
no
Altmetrics
Abstract
This work presents an 8-bit 1.25ps resolution Vernier TDC with 2D reconfigurable spiral arbiter array and ΔΣ linearization for ADPLL. The 2D spiral arbiter array improves both linearity and detection range. The quantization errors introduced by delay cells and 2D arbiter array folding points are minimized using a reconfigurable arbiter array with 2 nd order ΔΣ modulators. The prototype in a 45nm CMOS technology consumes 0.3mW power under a 1V power supply with 80MHz conversion rate. The measured maximum DNL/INL are 0.31/0.4 ps with ΔΣ linearization and 1.35/1.03 ps without ΔΣ linearization, respectively. Show more
Publication status
publishedExternal links
Book title
2017 IEEE Custom Integrated Circuits Conference (CICC)Pages / Article No.
Publisher
CurranEvent
Subject
ADPLL; Auto-calibration; DNL; Linearization; INL; Time-to-digital converter (TDC); Vernier TDC; ΔΣ modulation (SDM)Organisational unit
09757 - Wang, Hua / Wang, Hua
More
Show all metadata
ETH Bibliography
no
Altmetrics