Hinweis
Dieser Eintrag wurde soweit wie möglich bearbeitet, fehlende Daten werden mit Erscheinen der Verlagspublikation ergänzt.
FlooNoC: A 645-Gb/s/link 0.15-pJ/B/hop Open-Source NoC With Wide Physical Links and End-to-End AXI4 Parallel Multistream Support
Metadata only
Autor(in)
Alle anzeigen
Datum
2025Typ
- Journal Article
ETH Bibliographie
yes
Altmetrics
Abstract
The new generation of domain-specific AI accelerators is characterized by rapidly increasing demands for bulk data transfers, as opposed to small, latency-critical cache line transfers typical of traditional cache-coherent systems. In this article, we address this critical need by introducing the FlooNoC network-on-chip (NoC), featuring very wide, fully advanced extensible interface (AXI4) compliant links designed to meet the massive bandwidth needs at high energy efficiency. At the transport level, nonblocking transactions are supported for latency tolerance. In addition, a novel end-to-end ordering approach for AXI4, enabled by a multistream capable direct memory access (DMA) engine, simplifies network interfaces (NIs) and eliminates interstream dependencies. Furthermore, dedicated physical links are instantiated for short, latency-critical messages. A complete end-to-end reference implementation in 12-nm FinFET technology demonstrates the physical feasibility and power performance area (PPA) benefits of our approach. Using wide links on high levels of metal, we achieve a bandwidth of 645 Gb/s/link and a total aggregate bandwidth of 103 Tb/s for an $8\times 4$ mesh of processors' cluster tiles, with a total of 288 RISC-V cores. The NoC imposes a minimal area overhead of only 3.5% per compute tile and achieves a leading-edge energy efficiency of 0.15at 0.8. Compared with state-of-the-art (SoA) NoCs, our system offers three times the energy efficiency and more than double the link bandwidth. Furthermore, compared with a traditional AXI4-based multilayer interconnect, our NoC achieves a 30% reduction in area, corresponding to a 47% increase in within the same floorplan. Mehr anzeigen
Publikationsstatus
publishedExterne Links
Zeitschrift / Serie
IEEE Transactions on Very Large Scale Integration (VLSI) SystemsVerlag
IEEEThema
Advanced extensible interface (AXI); network interface (NI); network-on-chip (NoC); physical design; very large scale integrationFörderung
101034126 - Pilot using Independent Local #38; Open Technologies (EC)
ETH Bibliographie
yes
Altmetrics